Design Verification Engineer - Santa Clara, CA (Onsite) at Santa Clara, California, USA |
Email: [email protected] |
From: Ravi Teja, GAC Solutions [email protected] Reply to: [email protected] Job Title: Design Verification Engineer Location: Santa Clara, CA (Onsite) Duration: Contract Job Description Architect and Create verification environments using System-Verilog and Universal verification methodology-UVM IPs and SoCs with embedded CPUs and analog mixed-signal interfaces. Develop test plans and coverage metrics from specifications and writing block and chip-level tests. Create PERL/Python scripts to automate creating verification environments, tests generation and debugging. Failure analysis of Register Transfer Level and Gate simulations and resolve them by working with design engineers. Create low power testcases using UPF or CPF to verify the desired power intent of the SoC. Work with architects to determine the use-case scenarios to simulate Preferred Qualifications: 7+ years of experience in pre-silicon design verification Proficiency in C-shell scripting, Verilog-HDL & System Verilog. Strong knowledge in SV Assertions, UVM/OVM and functional code coverage. SOC Verification experience using ARM Cortex Microcontroller is required. Experience with advanced peripheral bus Verification IPs such as GPIO, UART, SPI, SW, JTAG, and I2C. Proficient with Cadence tools such as NC Verilog, NCSIM, Sim vision. Experience with linting tools (i.e Spyglass) will be helpful. Exposure to SDF annotated simulations with good understanding of parasitic delays and timings is required. Exposure to FPGA programming and FPGA tools will be helpful. Independent, self-motivated with good analytical & communication skills. UVM/OVM/System Verilog/Python/C/C++ Keywords: cprogramm cplusplus California North Carolina Design Verification Engineer - Santa Clara, CA (Onsite) [email protected] |
[email protected] View all |
Mon Jul 22 22:29:00 UTC 2024 |